

Is Now Part of



# **ON Semiconductor**®

To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor dates sheds, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor dates sheds and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use on similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or i, directly or indirectly, any lay bed ON Semiconductor and its officers, employees, ween if such claim alleges that ON Semiconductor was negligent regarding the d



## FDB024N08BL7 N-Channel PowerTrench<sup>®</sup> MOSFET 80 V, 229 A, 2.4 mΩ

### Features

- R<sub>DS(on)</sub> = 1.7 mΩ (Typ.) @ V<sub>GS</sub> = 10 V, I<sub>D</sub> = 100 A
- Low FOM R<sub>DS(on)</sub> \*Q<sub>G</sub>
- Low Reverse Recovery Charge, Q<sub>rr</sub> = 112 nC
- Soft Reverse Recovery Body Diode
- Enables Highly Efficiency in Synchronous Rectification
- · Fast Switching Speed
- RoHS Compliant
- Qualified according to JEDEC Standards JESD22-A113F and IPC/JEDEC J-STD-020D.1

## Description

This N-Channel MOSFET is produced using Fairchild Semiconductor's advance PowerTrench<sup>®</sup> process that has been tailored to minimize the on-state resistance while maintaining superior switching performance.

## Applications

- Synchronous Rectification for ATX / Server / Telecom PSU
- Battery Protection Circuit
- Motor drives and Uninterruptible Power Supplies





#### MOSFET Maximum Ratings T<sub>C</sub> = 25°C unless otherwise noted

| Symbol                            |                                                         | FDB024N08BL7                                                        | Unit |      |  |
|-----------------------------------|---------------------------------------------------------|---------------------------------------------------------------------|------|------|--|
| V <sub>DSS</sub>                  | Drain to Source Voltage                                 | 80                                                                  | V    |      |  |
| V <sub>GSS</sub>                  | Gate to Source Voltage                                  | ±20                                                                 | V    |      |  |
| I <sub>D</sub>                    |                                                         | - Continuous (T <sub>C</sub> = 25 <sup>o</sup> C, Silicon Limited)  | 229* | A    |  |
|                                   | Drain Current                                           | - Continuous (T <sub>C</sub> = 100 <sup>o</sup> C, Silicon Limited) | 162* |      |  |
|                                   |                                                         | - Continuous (T <sub>C</sub> = 25 <sup>o</sup> C, Package Limited)  | 120  |      |  |
| I <sub>DM</sub>                   | Drain Current                                           | - Pulsed (Note 1)                                                   | 916  | Α    |  |
| E <sub>AS</sub>                   | Single Pulsed Avalanche En                              | 917                                                                 | mJ   |      |  |
| dv/dt                             | Peak Diode Recovery dv/dt                               | 6.0                                                                 | V/ns |      |  |
| P <sub>D</sub>                    | Devues Discipation                                      | (T <sub>C</sub> = 25°C)                                             | 246  | W    |  |
|                                   | Power Dissipation                                       | - Derate Above 25°C                                                 | 1.64 | W/ºC |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Tem                               | -55 to +175                                                         | °C   |      |  |
| TL                                | Maximum Lead Temperature<br>1/8" from Case for 5 Second | 300                                                                 | °C   |      |  |

\*Calculated continuous current based on maximum allowable junction temperature. Package limitation current is 120 A.

#### Thermal Characteristics

| Symbol                | Parameter                                     | FDB024N08BL7 | Unit  |
|-----------------------|-----------------------------------------------|--------------|-------|
| $R_{\theta JC}$       | Thermal Resistance, Junction to Case, Max.    | 0.61         | °C/W  |
| $R_{	extsf{	heta}JA}$ | Thermal Resistance, Junction to Ambient, Max. | 62.5         | -0/00 |

FDB024N08BL7 N-Channel PowerTrench<sup>®</sup> MOSFET

| Part Nu               | nber                                    | Top Mark                       | Package                   | Packing Method                                                                                                             | Reel Size | Тар  | e Width   | Qua   | ntity |
|-----------------------|-----------------------------------------|--------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------|------|-----------|-------|-------|
| •                     |                                         | D2PAK-7L                       | K-7L Tape and Reel 330 mm |                                                                                                                            | 24 mm     |      | 800 units |       |       |
| Electrica             | l Chara                                 | acteristics T <sub>C</sub> = 2 | 5°C unless of             | therwise noted                                                                                                             |           |      |           |       |       |
| Symbol                |                                         | Parameter                      |                           | Test Condit                                                                                                                | ions      | Min. | Тур.      | Max.  | Unit  |
| Off Charac            | teristics                               | 5                              |                           |                                                                                                                            |           |      |           |       |       |
| BV <sub>DSS</sub>     | Drain to Source Breakdown Voltage       |                                | age                       | I <sub>D</sub> = 250 μA, V <sub>GS</sub> = 0 V                                                                             |           |      | -         | _     | V     |
| ΔBV <sub>DSS</sub>    |                                         | Breakdown Voltage Temperature  |                           |                                                                                                                            |           | 80   |           |       |       |
| $\Delta T_J$          | Coefficient                             |                                |                           | $I_D = 250 \ \mu$ A, Referenced to $25^{\circ}$ C                                                                          |           |      | 0.05      | -     | V/°C  |
|                       | 7                                       |                                |                           | V <sub>DS</sub> = 64 V, V <sub>GS</sub> = 0 V                                                                              |           | -    | -         | 1     |       |
| DSS                   | Zero Gate Voltage Drain Current         |                                | t v                       | $V_{DS} = 64 \text{ V}, \text{ T}_{C} = 150^{\circ}\text{C}$                                                               |           |      | -         | 500   | μA    |
| GSS                   | Gate to Body Leakage Current            |                                |                           | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$                                                                          |           |      | -         | ±100  | nA    |
| On Charac             | teristics                               |                                |                           |                                                                                                                            |           |      |           |       |       |
| V <sub>GS(th)</sub>   | Gate Th                                 | reshold Voltage                | ,                         | V <sub>GS</sub> = V <sub>DS</sub> , I <sub>D</sub> = 250 μ                                                                 | A         | 2.5  | -         | 4.5   | V     |
| R <sub>DS(on)</sub>   | Static Dr                               | ain to Source On Resis         |                           | $V_{GS} = 10 \text{ V}, \text{ I}_{D} = 100 \text{ A}$                                                                     |           | -    | 1.7       | 2.4   | mΩ    |
| 9 <sub>FS</sub>       | Forward                                 | Transconductance               |                           | $V_{\rm DS} = 10 \text{ V}, \text{ I}_{\rm D} = 100 \text{ A}$                                                             |           | -    | 227       | -     | S     |
| Dynamic C             | haracte                                 | ristics                        |                           |                                                                                                                            |           |      | 1         |       | 1     |
| C <sub>iss</sub>      | - I                                     | pacitance                      |                           |                                                                                                                            |           | -    | 10170     | 13530 | pF    |
| C <sub>oss</sub>      |                                         | Capacitance                    |                           | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V,<br>f = 1 MHz                                                                |           | -    | 1670      | 2220  | pF    |
| C <sub>rss</sub>      |                                         | Transfer Capacitance           |                           |                                                                                                                            |           | -    | 35        | -     | pF    |
| C <sub>oss</sub> (er) |                                         | elated Output Capacitar        | ce                        | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 0 V                                                                              | /         | -    | 3025      | _     | pF    |
| $Q_{g(tot)}$          |                                         | te Charge at 10V               |                           |                                                                                                                            |           |      | 137       | 178   | nC    |
| Q <sub>gs</sub>       | -                                       | Source Gate Charge             | ,                         | V <sub>DS</sub> = 40 V, V <sub>GS</sub> = 10                                                                               | V,        | -    | 56        | -     | nC    |
| Q <sub>gs2</sub>      |                                         | arge Threshold to Plate        |                           | I <sub>D</sub> = 100 A (Note 4)                                                                                            |           |      | 25        | -     | nC    |
| Q <sub>gd</sub>       |                                         | Drain "Miller" Charge          |                           |                                                                                                                            |           | -    | 28        | -     | nC    |
| ESR                   |                                         | nt Series Resistance (G        | i-S)                      | f = 1MHz                                                                                                                   | . ,       | -    | 2.4       | -     | Ω     |
| Switching             | Charact                                 | oristics                       |                           |                                                                                                                            | L. L.     |      |           |       |       |
| t <sub>d(on)</sub>    |                                         | Delay Time                     |                           |                                                                                                                            |           | -    | 47        | 104   | ns    |
| t <sub>r</sub>        |                                         | Rise Time                      |                           | $V_{DD} = 40 \text{ V}, \text{ I}_{D} = 100 \text{ A},$<br>$V_{GS} = 10 \text{ V}, \text{ R}_{G} = 4.7 \Omega$<br>(Note 4) |           |      | 66        | 142   | ns    |
| t <sub>d(off)</sub>   |                                         | Delay Time                     |                           |                                                                                                                            |           | -    | 87        | 184   | ns    |
| t <sub>f</sub>        |                                         | Fall Time                      |                           |                                                                                                                            |           | _    | 41        | 92    | ns    |
|                       | 1                                       |                                |                           |                                                                                                                            | (1010-1)  | 7    |           |       |       |
| Jrain-Soui            |                                         | e Characteristics              |                           |                                                                                                                            |           |      | 1         |       |       |
| s                     | Maximum Continuous Drain to Source Dioc |                                |                           |                                                                                                                            |           | -    | -         | 229*  | A     |
| SM                    | Maximum Pulsed Drain to Source Diode F  |                                |                           |                                                                                                                            |           |      | -         | 916   | A     |
| V <sub>SD</sub>       | Drain to Source Diode Forward Voltage   |                                |                           | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 100 A                                                                             |           |      | -         | 1.3   | V     |
| t <sub>rr</sub>       |                                         | Recovery Time                  |                           | $V_{GS} = 0 V, V_{DD} = 40 V, I_{SD} = 100 A,$<br>$dI_F/dt = 100 A/\mu s$                                                  |           | -    | 80        | -     | ns    |
| Q <sub>rr</sub>       | Reverse                                 | Recovery Charge                | (                         |                                                                                                                            |           | -    | 112       | -     | nC    |

3.  $I_{SD} \le 100$  A, di/dt  $\le 200$  A/µs,  $V_{DD} \le BV_{DSS}$ , starting  $T_J = 25^{\circ}C$ . 4. Essentially independent of operating temperature typical characteristics.

25°C

6.0 6.5

1.2 1.3



3

120

#### ©2012 Fairchild Semiconductor Corporation FDB024N08BL7 Rev.C4

150



©2012 Fairchild Semiconductor Corporation FDB024N08BL7 Rev.C4 www.fairchildsemi.com





6



Figure 16. Peak Diode Recovery dv/dt Test Circuit & Waveforms



#### Figure 17. TO263 (D<sup>2</sup>PAK), Molded, 7-Lead, Surface Mount

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:

http://www.fairchildsemi.com/package/packageDetails.html?id=PN\_TO263-0R7



FDB024N08BL7 Rev.C4

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC